Intel Demonstrates HPC Knights Ferry Accelerator at Trade Show

From X-bit Labs: At the SC10 trade-show dedicated to supercomputers, Intel Corp. demonstrated its first high-performance computing (HPC) accelerator for the first time on public. The code-named Knights Ferry device - which is not supposed to become a commercial compute solution and which is believed to be based on the code-named Larrabee GPU design - performed operations typically made on clusters or machines with many processing cores.

During SC10, Intel conducted demonstrations showcasing the real-world capabilities of the recently announced MIC (many Intel core) architecture. These included using Intel MIC architecture as a co-processor running financial derivative Monte Carlo demonstrations that boasted twice the performance of those conducted with prior generation technologies. The Monte Carlo application for Intel MIC was generated using standard C++ code with an Intel MIC-enabled version of the Intel Parallel Studio XE 2011 software development tools, demonstrating how applications for standard Intel CPUs can scale to future Intel MIC products.

Intel also showcased compressed medical imaging developed with Mayo Clinic on "Knights Ferry", the first Intel MIC design and development kits. This demonstration used compressed signals to rapidly create high-quality images, reducing the time a patient has to spend having an MRI.

Unfortunately, just like during previous presentations of MIC, Intel did not unveil raw computing performance of the Knights Ferry in GigaFLOPS or TeraFLOPS.

The Knights Ferry has 32 x86 cores clocked at 1.2GHz and featuring quad-HyperThreading. The unit, aimed at PCI Express 2.0 slots, has up to 2GB of GDDR5 memory. The chip itself has 8MB of shared L2 cache, which is quite intriguing by itself since highly-parallel applications do not require a large on-chip cache.

View: Article @ Source Site